In this paper we analyze LF noise in trench-gate power MOSFETs to investigate the effect of negative bias temperature stress on the gate dielectric quality. We study how the amount of stress time influences both the threshold voltage and the trap density within gate oxide. After the stress, recovery conditions are applied to the device and its properties, in terms of threshold voltage, on-current and trap density, are analyzed. The present study allows to identify permanent and recoverable mechanisms associated to the applied stress.

Understanding negative bias temperature stress in p-channel trench-gate power MOSFETs by low-frequency noise measurement

MAGNONE, PAOLO;
2014

Abstract

In this paper we analyze LF noise in trench-gate power MOSFETs to investigate the effect of negative bias temperature stress on the gate dielectric quality. We study how the amount of stress time influences both the threshold voltage and the trap density within gate oxide. After the stress, recovery conditions are applied to the device and its properties, in terms of threshold voltage, on-current and trap density, are analyzed. The present study allows to identify permanent and recoverable mechanisms associated to the applied stress.
2014
2014 IEEE 26th International Symposium on Power Semiconductor Devices & IC's (ISPSD)
9781479929160
9781479929177
9781479929184
File in questo prodotto:
Non ci sono file associati a questo prodotto.
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11577/3157503
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 6
  • ???jsp.display-item.citation.isi??? 3
social impact